Silicon Excellence, Engineered for Tomorrow

Customized solutions + product services to accelerate the implementation of project value-added

Ceramic ball array housing (CBGA)

  1. Ultra-high density interconnection capability

Ball array layout: supports hundreds to thousands of I/O (4002500+ balls), ball spacing can be as low as 0.5MM, far more than traditional QFP packaging.

Short interconnect path: the solder ball directly connects the substrate and PCB, reducing parasitic inductance (<0.1NH) and improving high-speed signal integrity (>10GHZ).

  1. Excellent thermal management performance

High thermal conductivity ceramic substrate: The thermal conductivity coefficient of ALN substrate is up to 150200 W/MยทK, which can be integrated with copper column or metal cover (thermal resistance as low as 28ยฐC/W).

Bottom heat dissipation design: direct heat dissipation through solder balls or metal pads, supporting 50300W high power chips (CPU/GPU).

  1. Environmental reliability and long life

Air tightness is optional: metal or glass sealed version leakage rate <1 x 10โปโธ ATMยทCCยณ/SEC, meeting MILSTD883 standard.

Extreme environment: working temperature 55ยฐC to +200ยฐC, resistant to humidity and heat, salt spray and mechanical impact (vehicle, aerospace applications).

  1. Mechanical stability

Resistant to deformation: thermal expansion coefficient (CTE) 67 PPM/ยฐC, better compatibility with PCB than plastic BGA, reducing the risk of thermal cycle failure.

  • Prominent technical indicators in industrial applications

| qualification ย ย ย ย ย ย ย ย | Typical values/characteristics ย ย ย ย ย ย ย ย ย ย ย ย ย ย ย ย ย | Application impact

| Number of solder balls / spacing | 4002500+ solder balls, spacing 0.51.27MM | Ultra-high density IC packaging (FPGA, AI acceleration chip)

| Thermal resistance (RTH) | 28ยฐC/W (ALN substrate + copper column heat dissipation) | Supports 200W+ power devices (HPC chips)

| frequency response ย ย ย ย ย ย ย ย | DC~40GHZ+ (LTCC optimized design) | 5G millimeter wave, optical communication DSP chip

| Air tightness grade | Optional air tight/non-air tight version ย ย ย ย ย ย ย ย ย ย ย ย | Aerospace/medical needs airtight, consumer electronics can reduce costs

| Mechanical reliability | Drop resistance>5000 cycles (JEDEC) | Vehicle electronics vibration resistance requirements

  • The most suitable application scenarios
  1. High performance computing (HPC) and AI

Server CPU/GPU: Nvidia A100, Intel Xeon processor ceramic heat dissipation optimized version.

FPGA accelerator card: XILINX VERSAL ACAP chip high temperature resistant packaging.

  1. Communications infrastructure

5G base station AAU: high frequency packaging of millimeter wave RF front end module (28/39GHZ).

Optical module engine: 800G/1.6T Co-packaging of DSP and optical devices for coherent optical communication (CPO).

  1. Aerospace and defense

Spaceborne computer: long-term reliable packaging of radiation-hardened processors (RISCV architecture).

Electronic warfare system: high frequency signal processing module (X-band radar).

  1. Automotive electronics (high-end scenario)

Autonomous driving domain controller: thermal solution for high-power chips (NVIDIA THOR).

On-board radar: MMIC package for 4D imaging radar (77GHZ).

  • Future development trend
  1. 3D integration and heterogeneous packaging

Silicon interlayer integration: 3D stacking (CPU+HBM memory) is achieved through TSV, with bandwidth>1TB/S.

CHIPLET Technology: Multi-chip CBGA packaging (INTEL EMIB solution) to reduce cost and improve yield.

  1. High frequency and terahertz adaptation

Ultra-low loss LTCC: Develop glass ceramics with DK <3.5 to support 100GHZ + terahertz communication (6G).

RF optical hybrid integration: the photonic IC is co-packaged with the RF front end (LIDAR).

  1. Heat dissipation technology revolution

Two-phase microchannel cooling: embedded evaporative cooling, solving the heat flux density>500W/CMยฒ.

Diamond substrate: local deposition of diamond (thermal conductivity> 2000 W/MยทK) for heat dissipation in hot spots.

  1. Cost optimization and standardization

Large panel level packaging: 600x600MMยฒ large-scale production of ceramic substrate, cost reduction of more than 30%.

Lead-free solder replacement: Copper column bump (CU PILLAR) replaces tin balls to improve reliability and comply with environmental regulations.

  1. Expansion of emerging areas

Quantum computing: cryogenic CBGA packaging of superconducting qubit control circuits (<4K).

Space economy: The need for low-cost, highly reliable packaging of giant constellation satellites (KUIPER).

CBGA packaging, with its ultra-high density, superior heat dissipation, and reliability, has become a core solution in HPC, communications, and aerospace. In the future, through the integration of 3D technology, CHIPLET, and advanced thermal management materials, its applications will expand to cutting-edge fields such as terahertz communication and quantum computing. As ceramic substrates achieve large-scale production and design standardization, CBGA is poised to transition from “high-end specialized” to “high-performance universal,” becoming the cornerstone of packaging for next-generation computing and communication equipment.

Application Areas

  • The most suitable application scenarios
  1. High performance computing (HPC) and AI

Server CPU/GPU: Nvidia A100, Intel Xeon processor ceramic heat dissipation optimized version.

FPGA accelerator card: XILINX VERSAL ACAP chip high temperature resistant packaging.

  1. Communications infrastructure

5G base station AAU: high frequency packaging of millimeter wave RF front end module (28/39GHZ).

Optical module engine: 800G/1.6T Co-packaging of DSP and optical devices for coherent optical communication (CPO).

  1. Aerospace and defense

Spaceborne computer: long-term reliable packaging of radiation-hardened processors (RISCV architecture).

Electronic warfare system: high frequency signal processing module (X-band radar).

  1. Automotive electronics (high-end scenario)

Autonomous driving domain controller: thermal solution for high-power chips (NVIDIA THOR).

On-board radar: MMIC package for 4D imaging radar (77GHZ).

IDM Customization Service

From advanced processes to specialty processes, we use our IDM vertical integration experience to help customers overcome design-process collaboration challenges.

01

Supports advanced nodes such as [5-22nm FinFET/BCD/GAA] to meet the needs of high-performance computing (HPC), AI chips, etc.

02

MPW (Multi-Project Wafer) Service: Small batch trial production to reduce customers' initial costs. Customized process development: Cooperate with customers to conduct DTCO (Design-Process Co-Optimization), customize design rules and process parameters.

03

We support the joint solution of "wafer foundry + advanced packaging" (such as 3D IC, heterogeneous integration) to avoid the loss of multi-supplier collaboration. Unlike pure foundries, we verify the process stability through mass production of our own chips to reduce the risk of tape-out for you.

Provide customers with complete integrated manufacturing services from concept to finished product

01

Electronic manufacturing services and printed circuit board assembly.

02

EMS provides a wide range of electronic manufacturing services, including everything from circuit board design to supply chain management to assembly, testing and after-sales support.

03

PCBA is a link in EMS that focuses on the assembly of printed circuit boards, covering component placement, soldering and related testing, connecting electronic components to manufactured printed circuit boards.

News Center